HardwareDesignofHighSpeedSwitchFabricIC.ppt
《HardwareDesignofHighSpeedSwitchFabricIC.ppt》由会员分享,可在线阅读,更多相关《HardwareDesignofHighSpeedSwitchFabricIC.ppt(16页珍藏版)》请在第壹文秘上搜索。
1、Hardware Design of High Speed Switch Fabric IC Overall Architecture8x8 TDM switchSERTXIOSERTXIOSERTXIOSERTXIOSERTXIOSERTXIOSERTXIOSERTXIORXPLLTXPLLOverall Architecture of the8x8 SwitchRXIODESERRXIODESERRXIODESERRXIODESERRXIODESERRXIODESERRXIODESERRXIODESERBypassFeatures Supports protocol-independent
2、 switching.Data are encapsulated in switching packets across the fabric.Switching packet size is 64 bytes Supports 8x8 switch with each port up to 2.563.2Gbps Supports scalable multichip switchingFeatures 2.563.2Gbps I/O:-CML IO driver -Embedded SERDES -Integrated CDRDeSerializerDeSerializer Convert
3、s the CML differential input to single bit input data through input CML buffer Converts the single bit input data at 2.563.2Gbps rate into 16/20 bit data bus at 160MHz clock rate Input reference clock 160MHz RX CML(clock multiplying unit)produces 1.28-1.6GHz clock for data recovery from external 160
4、MHz clockDeSerializer Input reference clock 160MHz CDR(Clock Data Recovery)block produces 1.28-1.6GHz clock for data recovery from external 160MHz clock and input data Front End receiver use recovered clock to sample and de-multiplexing single input data to 4 bit data bus at 640MHz clock Use 4 to 16
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- HardwareDesignofHighSpeedSwitchFabricIC
